| Seat |  |
|------|--|
| No.  |  |

[4857]-1045

## S.E. (Electronics/E and Telecommunication) (First Semester) EXAMINATION, 2015 DIGITAL ELECTRONICS (2012 PATTERN)

Time: Two Hours Maximum Marks: 50

- **N.B.** :— (i) Figures to the right side indicate full marks.
  - (ii) Neat diagram must be drawn wherever necessary.
  - (iii) Assume suitable data, if necessary.
- 1. (a) State the following characteristics of digital TTL and CMOS IC's: [6]
  - (i) Speed of operation
  - (ii) Noise margin
  - (iii) Figure of merit.
  - (b) Implement the following function using single 4 : 1 mux :[6]  $F(A \ B \ C \ D) \ = \ \sum m \ (2,\ 4,\ 5,\ 7,\ 10,\ 14)$

Or

- **2.** (a) Draw and explain the working of 2 input CMOS NAND gate. [6]
  - (b) Design and implement full adder circuit using 3:8 decoder. [6]
- **3.** (a) Design and implement a synchronous up decade counter using D FF. [6]
  - (b) Convert D to T and T to D FF. [6]

P.T.O.

| 4.        | (a)          | Compare Moore and Mealy circuit with suitable example. [6]                                                                                                                         | 3]       |
|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|           | ( <i>b</i> ) | Design a circuit to generate sequence 0–2–5–4–7–3 using TFF. [6                                                                                                                    | 3]       |
| <b>5.</b> | (a)          | Compare between PROM, PAL, PLA.                                                                                                                                                    | 5]       |
|           | ( <i>b</i> ) | A combinational circuit is define by a function $F_1 = \sum m$ (3, 5), $F_2 = \sum m$ (5, 6, 7). Implement the circuit with a PL having 3 inputs, 3 product terms and two outputs. |          |
|           |              | Or                                                                                                                                                                                 | _        |
| 6.        | (a)          | Compare between CPLD and FPGA.                                                                                                                                                     | 5]       |
|           | ( <i>b</i> ) | Draw a neat diagram of one cell of static and dynamic RAI with its working.                                                                                                        | M<br>8]  |
| <b>7.</b> | (a)          | What are different types of architecture in VHDL ? Explain detail.                                                                                                                 | in<br>7] |
|           | ( <i>b</i> ) | Write a VHDL code for binary to gray code convertor. [6                                                                                                                            | 6]       |
|           |              | Or                                                                                                                                                                                 |          |
| 8.        | (a)          | What is the difference between concurrent and sequential statement in VHDL. Explain with proper example.                                                                           | al<br>7] |
|           | ( <i>b</i> ) | Write a VHDL code for D FF using synchronous reset input. [6                                                                                                                       | 6]       |